Difference between r1.2 and the current
@@ -12,5 +12,17 @@
tmp from https://www.youtube.com/watch?v=Qv4HtTWc1Bc&list=PLWCJKYb79gsn1iw1-RwPgJy5-Th_WOyTr&index=8
https://i.imgur.com/xuG4cF3.png
----
Cmp [[반덧셈기,half_adder]]
https://i.imgur.com/xuG4cF3.png
----
tmp from from N-bit Adder Design in Verilog - FPGA4student.com
https://www.fpga4student.com/2017/07/n-bit-adder-design-in-verilog.html
{{{
module full_adder(x,y,c_in,s,c_out);
input x,y,c_in;
output s,c_out;
assign s = (x^y) ^ c_in;
assign c_out = (y&c_in)| (x&y) | (x&c_in);
endmodule // full_adder
}}}
----
Up: [[덧셈기,adder]]Cmp [[반덧셈기,half_adder]]
{
full adder
full adder
전가산기
전체덧셈기 ?
전덧셈기 로 결정
전체덧셈기 ?
전덧셈기 로 결정
tmp from https://www.youtube.com/watch?v=Qv4HtTWc1Bc&list=PLWCJKYb79gsn1iw1-RwPgJy5-Th_WOyTr&index=8
tmp from from N-bit Adder Design in Verilog - FPGA4student.com
https://www.fpga4student.com/2017/07/n-bit-adder-design-in-verilog.html
https://www.fpga4student.com/2017/07/n-bit-adder-design-in-verilog.html
module full_adder(x,y,c_in,s,c_out); input x,y,c_in; output s,c_out; assign s = (x^y) ^ c_in; assign c_out = (y&c_in)| (x&y) | (x&c_in); endmodule // full_adder